| this question pa | per contains 3 printed pages] | | |--------------------|-------------------------------------------------------------------|--------------------------| | | Roll No. | | | S. No. of Questio | n Paper : 98 | , | | Unique Paper Co | | G | | Name of the Pape | : ELCT-501 : Electronic Circuits | | | Name of the Cou | se : B.Sc. (Physical Science/Applied Physical Science | ce) | | Semester | : <b>V</b> | | | Duration : 3 Hou | rs · | Maximum Marks: 75 | | (Write | your Roll No. on the top immediately on receipt of this quest | ion paper.) | | | Attempt Five questions in all. | | | | All questions carry equal marks. | · | | 1. (a) Wha | is rectification? Explain working of full wave rectifier wit | h the help of a circuit | | diagı | am. Derive expression for ripple factor and efficiency for full | wave rectifier. 1,3,6 | | (b) Wha | t do you understand by voltage regulation or stabilisation? E | xplain the working o | | capa | citor filter with the help of circuit diagram. | 2,3 | | 2. (a) Desc | ribe the self-biasing method of transistor in CE configuration | with necessary circui | | analy | sis. | : | | (b) Wha | t is meant by a clipper circuit? Explain the circuit operation of | of positive clipper with | | outp | ut waveform. | 2, | | | w circuit diagram for obtaining the input and output characte | eristics of transistor i | | 3. <i>(a)</i> Drav | | | 3 3 3 2 2 2 - (b) What do you understand by d.c. load line? Draw the d.c. load line for CE configuration when collector-emitter voltage $V_{CE}$ is 12.5 V and load resistance $R_{C}$ is 2.5 K $\Omega$ . 2,3 - 4. (a) State and prove De-Morgan's theorem with logic circuit. - (b) Subtract (48)<sub>10</sub> from (24)<sub>10</sub> using 2's complement method. - (c) Prove expression: $(A + B)(A + \overline{B})(\overline{A} + C) = AC.$ - (d) Give the logic circuit and truth table of Half Adder. - (e) Add BCD numbers 00010110 + 00010101. - (f) Convert decimal number 65,535 in hexadecimal and binary number system. - 5. (a) Draw a neat diagram along with truth table for J-K flip-flop. Explain the problem faced by it. How was this problem resolved in master slave J-K flip-flop? 3,3,4 - (b) What is meant by clamping circuit? Give different types of clamping circuits along with their output waveforms. - 6. Obtain the truth table and K-map simplification for the following expression. Draw the circuit diagram in terms of NAND gates: $$Y = \Sigma m(0, 2, 7, 8, 10, 15) + d(5, 13)$$ where d represents don't care conditions. (3) | 7. | (a) | Write the difference between synchronous and asynchronous counter. | 2 | |----|-------|---------------------------------------------------------------------------------|------| | | (b) | Draw a neat diagram for 3-bit synchronous counter. Explain its working with the | | | | | of truth table and waveform chart/timing cycle. | 3,10 | | 8. | Write | e short notes on any three of the following: | 3×5 | | | (a) | RAM | | | | (b) | Drawbacks of resistive type D/A converter | | Multiplexer Common emitter amplifier. (c) (*d*)